### **Press Release**



December 7, 2011 Fujitsu Semiconductor Limited SuVolta, Inc.

## Fujitsu Semiconductor and SuVolta Demonstrate Ultra-low-voltage Operation of SRAM Down to ~0.4V

YOKOHAMA, Japan, and LOS GATOS, Calif., December 7, 2011 - Fujitsu Semiconductor Limited and SuVolta, Inc. today announced that they have successfully demonstrated ultra-low-voltage operation of SRAM (static random access memory) blocks down to 0.425V by integrating SuVolta's PowerShrink<sup>™</sup> low-power CMOS platform into Fujitsu Semiconductor's low-power process technology. By reducing power consumption, these technologies will make possible the ultimate in "ecological" products in the near future. Technology details and results will be presented at the 2011 International Electron Devices Meeting (IEDM) being held in Washington DC, starting December 5th.

Controlling power consumption is the primary limiter of adding features to product types ranging from mobile electronics to tethered servers and networking equipment. The biggest contributor to power consumption is supply voltage. Previously, the power supply voltage of CMOS steadily reduced to approximately 1.0V at the 130nm technology node, but it has not reduced much further as technology has scaled to the 28nm node. To reduce the power supply voltage, one of the biggest obstacles is the minimum operating voltage of embedded SRAM blocks.

By combining SuVolta's Deeply Depleted Channel<sup>™</sup> (DDC) transistor technology – a component of the PowerShrink platform – and Fujitsu Semiconductor's sophisticated process technology, the two companies have verified that a 576Kb SRAM can work well at approximately 0.4V by reducing CMOS transistor threshold voltage (V<sub>T</sub>) variation to half. This technology matches well with existing infrastructures including existing system-on-chip (SoC) design layouts, existing design schemes such as body bias control, and existing manufacturing tools.

### Background

Following scaling law, the power supply voltage of CMOS has been reduced progressively down to approximately 1.0V at the 130nm technology node. However, power supply voltages have remained at around 1.0V even though process technologies have continued to scale from 130nm to 28nm. Since dynamic power is proportional to the square of supply voltage, power consumption has become a primary issue for CMOS technology. Scaling of supply voltage stopped at the 130nm node because of multiple sources of variation including random dopant fluctuation (RDF). RDF is a form of device and process variation resulting from fluctuations in the concentration of the implanted dopant or impurity atoms in the transistor channel. RDF results in variation in threshold voltage ( $V_T$ ) between different transistors on a chip.

Successful reduction of RDF has been reported using two exotic structures, ETSOI and Tri-Gate – a FinFET technology. However, both ETSOI and FinFET technologies are complex, making them difficult to match with existing design and manufacturing infrastructures.

### SuVolta's DDC<sup>™</sup> transistor

An implementation of SuVolta's DDC transistor on Fujitsu Semiconductor's low-power CMOS process is shown in figure 1. The cross sectional transmission electron micrograph (TEM) shows the transistor fabricated on a planar bulk silicon structure.



Figure 1. Cross-section of DDC transistor

## Reduction of minimum operating voltage for SRAM

For most chips, lowering supply voltage is limited by the SRAM. Fujitsu Semiconductor and SuVolta have demonstrated an SRAM macro functional even at 0.425V, as seen in figure 2. Since SRAM is the most challenging circuit for supply voltage reduction, the verification implies that DDC could enable approximately 0.4V operation across a variety of CMOS-based circuits.

Figure 2 shows yield of 576k SRAM macro as a function of supply voltage. The yield is calculated by counting macros in which all bits have passed.



### Figure 2. Functional yield of 576k SRAM macro

### **Summary and Future Plans**

The process flow for DDC transistors has been successfully established. Fabricated DDC transistors demonstrate a 50 percent reduction of  $V_T$  variation from the baseline flow, and deliver functional SRAMs even at 0.425V. These show the DDC transistors' capability to reduce supply voltage down to ~0.4V.

Fujitsu Semiconductor is going to advance the technology and aggressively respond to customers' requests for low-power consumption and/or low voltage operation in consumer products, mobile devices and other offerings.

### **About Fujitsu Semiconductor**

Fujitsu Semiconductor Limited designs, manufactures, and sells semiconductors, providing highly reliable, optimal solutions and support to meet the varying needs of its customers. Products and services include microcontrollers, ASICs, ASSPs, and power management ICs, with wide-ranging expertise focusing on mobile, ecological, automotive, imaging, security, and high-performance applications. Fujitsu Semiconductor also drives power efficiency and

environmental initiatives. Headquartered in Yokohama, Fujitsu Semiconductor Limited (formerly named Fujitsu Microelectronics Limited) was established as a subsidiary of Fujitsu Limited on March 21, 2008. Through its global sales and development network, with sites in Japan and throughout Asia, Europe, and the Americas, Fujitsu Semiconductor offers semiconductor solutions to the global marketplace. For more information, please see: : <u>http://jp.fujitsu.com/fsl/en/</u>

### **Press Contacts**

Fujitsu Semiconductor Limited: Public Relations Department Corporate Planning and Business Strategy Office ☐Inquiries

SuVolta, Inc.: Margo Westfall Tel: +1-408-429-6058 E-mail: <u>mwestfall@suvolta.com</u>

### The Hoffman Agency (SuVolta's public relations agency) :

Amanda Crnkovich Tel: +1-408-975-3015 E-mail: <u>acrnkovich@hoffman.com</u>

### SuVolta, Inc.:

Learn more about SuVolta's Deeply Depleted Channel (DDC) structure @ <u>http://www.suvolta.com/cmos-power/</u> For more information on licensing the SuVolta technology, please go to <u>http://www.suvolta.com/sales-inquiry/</u> Follow us on Twitter @ <u>http://twitter.com/SuVoltaInc</u>

Company and product names mentioned herein are trademarks or registered trademarks of their respective companies. Information provided in this press release is accurate at time of publication and subject to change without advance notice.

### Advanced Channel Engineering Achieving Aggressive Reduction of V<sub>T</sub> Variation for Ultra-Low-Power Applications

K.Fujita, Y.Torii, M.Hori, J.Oh, L.Shifren<sup>2</sup>, P.Ranade<sup>2</sup>, M.Nakagawa<sup>1</sup>, K.Okabe, T.Miyake, K.Ohkoshi, M.Kuramae, T.Mori, T.Tsuruta<sup>1</sup>, S.Thompson<sup>2</sup>, T.Ema

Fujitsu Semiconductor Ltd., 1500 Mizono, Tado, Kuwana Mie, Japan <sup>1</sup>50 Fuchigami, Akiruno Tokyo, Japan <sup>2</sup>Suvolta Inc., 130 Knowles Drive, Los Gatos, California 95032 Phone:+81-594-24-9168, Fax:+81-594-24-1988, E-mail:fujita.kazushi@jp.fujitsu.com

### Abstract

We have achieved aggressive reduction of  $V_T$  variation and  $V_{DD\text{-min}}$  by a sophisticated planar bulk MOSFET named 'Deeply Depleted Channel<sup>TM</sup> (DDC)'. The DDC transistor has been successfully integrated into an existing 65nm CMOS platform by combining layered channel formation and low temperature processing. The 2x reduction of  $V_T$  variation in 65nm-node has been demonstrated by matching SRAM pair transistors, 2x improvement in SRAM static noise margin (SNM) and 300 mV  $V_{DD\text{-min}}$  reduction of 576Kb SRAM macros to 0.425 V using conventional 6T cell layout.

### Introduction

Power consumption of scaled CMOS is a big issue. Ultra-low-voltage operation is very effective to reduce both static and dynamic power. However, ultra-low-voltage operation is limited by  $V_T$  variation as widely discussed for SRAM [1].

 $V_T$  variation has two components, inter-die and intra-die variation. The former is caused by manufacturing fluctuation such as CD variation and can be compensated by design techniques such as adaptive Vbb control. On the other hand, the latter is caused by physical mechanisms such as random dopant fluctuation (RDF) [2], line edge roughness (LER) [3] and poly grain granularity (PGG) [4].

RDF is the dominant mechanism of intra die  $V_T$  variation. New structures such as ETSOI [5], Tri-gate FET [6] and delta-doped channel bulk MOSFET [7] were proposed to solve RDF. Among the structures, delta-doped channel bulk MOSFET is the most desirable solution because it very easily matches with adaptive Vbb control independently applicable to both NMOS and PMOS, simple planar manufacturing infrastructure and existing IP design layouts including multiple  $V_T$  and legacy transistors.

Epitaxial channel selectively grown after STI was proposed to realize the delta-doped channel bulk MOSFET [8, 9]. However the prior articles focused on capability to achieve higher performance and shorter channel rather than reduction of  $V_T$  variation. Moreover, selectively grown epitaxial Si has facet at the edge of active area which may generate parasitic leakage.

In this paper, we report 1) DDC structure achieving 2x reduction of V<sub>T</sub> variation, 2) combination of layered channel formation and low temperature process flow realizing DDC transistor, 3) 65nm SRAM results demonstrating the aggressive reduction of V<sub>T</sub> variation by DDC and its capability of ultra-low-voltage operation.

### **DDC Transistor Structure**

Cross sectional TEM of fabricated DDC transistor is shown in Fig. 1(a) and sketch of it is shown in Fig. 1(b). Several layers are stacked in usual P or Nwell formed in bulk silicon substrate. Layer 4 serves to prevent sub-channel punch-through. Layer 3 is the screening layer, which terminates the depletion layer in the channel and also serves to smooth the depletion layer across the device, affording excellent  $\sigma V_{T}$  and short channel effects. Layer 2 is  $V_T$  setting layer that allows multiple threshold voltage devices, which are highly desired for many SoC applications. Together, these three deep layers also produce a strong body coefficient that matches adaptive Vbb control and enables many circuit level power reduction techniques. Layer 1 is a very low doped channel that reduces RDF. A key benefit of the DDC architecture is that it is fully compatible with all known transistor performance enablers including PMOS embedded SiGe S/D. The devices reported here also utilized a tensile capping layer to enhance NMOS performance as seen in Fig. 1(a).

### Features of Process Flow and Verification of Them

Process flow to fabricate DDC transistor is shown in Fig. 2. The process flow serves not only low voltage (LV) operating DDC transistors but also high voltage (HV) operating legacy transistors such as 3.3V I/O transistors. Layer 1 is formed by state of the art blanket undoped epitaxial deposition, giving excellent uniformity and allowing for near perfect thickness control across a wafer. This layer is grown after forming the layered channel stack by implantation and before STI. STI and gate oxidation (GOX) for both HV and LV transistors are done at very low temperature to prevent the impurity profiles in the channel stack from diffusing. No halo implant is done for DDC transistors. Steps for doping and activating gate, source/drain are set as same as baseline 65nm process not to cause gate depletion nor increased parasitic source drain resistance.

Since all process conditions except reduced thermal budget for STI & GOX were set as same as baseline 65nm technology, concerns of the process flow are focused on items related to low temperature STI & GOX.

Cross-sectional TEM picture of STI is shown in Fig. 3. Though increased STI recess and/or divot due to low temperature process were concerned, excellent STI shape has been achieved by optimizing other parameters for the STI process.

W dependence of  $V_T$  is shown in Fig. 4. No abnormality is seen. Sub-threshold characteristics of both NMOS and PMOS

DDC are shown in Fig. 5. No kink of sub-threshold characteristics is seen. These results demonstrate no parasitic leakage path along STI edge because of blanket epitaxial layer and optimized low temperature STI process.

Distribution of breakdown voltage for low temperature gate dielectric on DDC transistor is shown in Fig. 6. No concern is seen. HCI of NMOS and PMOS DDC results are shown in Fig. 7. Estimated lifetimes are long enough even for 1.2V applications. NBTI of PMOS DDC is shown in Fig. 8. Estimated lifetime is long enough even for 1.2V applications. These results demonstrate no concern about reliability due to the low temperature GOX process.

### 65nm SRAM Evaluation Results

Because SRAM is the severest circuit for ultra-low voltage operation, it is the best to demonstrate capability of DDC transistors to achieve aggressive reduction of  $V_T$  variation and ultra-low voltage operation. Data on DDC transistors are compared with the ones on existing baseline 65nm control wafer using a same SRAM macro. The SRAM macro, which is in production for our 65nm ASIC offering, was used for the control and DDC wafers with no layout or design changes.

Fig. 9(a-c) shows across-wafer  $V_T$  distributions of 3 types of 6T SRAM cell transistors. These data represents inter-die  $V_T$  variation. Much tighter  $V_T$  distribution of DDC than control has been demonstrated although NMOS  $V_T$  of DDC wafer in this experiment was deviated from control. Fig. 9(d) illustrates that inter-die  $V_T$  variation is reduced to half by DDC transistor. The result demonstrates not only excellent capability of DDC transistor itself but also excellent uniformity of process parameters across a wafer such as epitaxial layer and low temperature GOX thickness.

Fig. 10(a-c) shows distributions of  $V_T$  matching for 3 types of pair transistors forming 6T SRAM cell. These data represents intra-die  $V_T$  variation. Fig. 10(d) illustrates that intra-die  $V_T$ variation is reduced to half by DDC transistor. The result demonstrates not only excellent capability of DDC transistor itself but also the low temperature process flow successfully achieving ideal DDC channel profiles reducing RDF.

Fig. 11(a-b) shows superposition of 6T SRAM butterfly curves on DDC and control wafers. Much clearer butterfly curve of DDC than control at low  $V_{dd}$  region is seen. Smaller SNM of DDC than control at high  $V_{dd}$  region is caused by lower NMOS  $V_T$  of DDC in this experiment than control and is improved by adjusting NMOS  $V_T$ .

Fig. 12(a-b) shows distribution of SNM within each of DDC and control wafers. Both distributions are nice normal distributions and it is clear that the distribution of DDC is much tighter than control.

Fig. 13(a-b) shows the measured mean & sigma SNM as a function of V<sub>dd</sub>, and demonstrates that SNM variation is aggressively reduced to half by DDC transistor. Fig. 13(c) shows mean/1 $\sigma$  of SNM as a function of V<sub>dd</sub>. It is required to keep >5 $\sigma$  margin for 1Mb SRAM function. DDC transistor has sufficient margin even if V<sub>dd</sub>=0.4 V.

Fig. 14 shows functional yield of 576Kb SRAM macros as a function of  $V_{dd}$ . The yield means no fail bit in 576Kb SRAM array. The DDC showed good yield down to  $V_{dd}$ =0.425 V, 300

mV lower than the control, as predicted by the measured SNM results shown in Fig. 13(c).

All these results consistently demonstrate both outstanding capability of DDC transistor for ultra-low-voltage applications and manufacturability of it.

#### Conclusions

A new planar transistor architecture (DDC) has been successfully fabricated for the first time by combination of layered channel formation and low temperature processing. The new process was shown to not affect critical performance parameters such as parasitic leakage along STI edge and gate insulator related reliability. The DDC transistor is promising for ultra-low power applications as shown by 2x improvement in inter-die and intra-die V<sub>T</sub> variation and 2x improvement in 6T SRAM SNM. We have demonstrated 300mV V<sub>DD-min</sub> reduction and fully functional 576Kb SRAM down to 0.425V.

### Acknowledgements

The authors acknowledge M. Chijiiwa, T. Deguchi, T. Futatsugi, S. Fukuyama of Fujitsu Semiconductor Ltd. for their supports and encouragements. The authors would like to thank L. Clark, M. Duane, P. Gregory, T. Hoffmann, N. Kepler, Y. Liu, R. Rogenmoser, L. Scudder, S. Sonkusale, U. C. Sridharan, C. Stager, W. Zhang, D. Zhao of SuVolta Inc. for their corporations and valuable discussions.

### References

- A. J. Bhavnagarwala *et al.*, "A Sub-600-mV, Fluctuation Tolerant 65-nm CMOS SRAM Array With Dynamic Cell Biasing," *IEEE J. Solid-State Circuits*, vol. 43, pp. 946-955, 2008
- [2] A. Asenov et al., "Simulation of Intrinsic Parameter Fluctuations in Decananometer and Nanometer-Scale MOSFETs," *IEEE Trans. Electron Devices*, vol. 50, pp. 1837-1852, 2003
- [3] A. Asenov et al., "Intrinsic Parameter Fluctuations in Decananometer MOSFETs Introduced by Gate Line Edge Roughness," *IEEE Trans. Electron Devices*, vol. 50, pp. 1254-1260, 2003
- [4] A. R. Brown, G. Roy and A. Asenov, "Poly-Si-Gate-Related Variability in Decananometer MOSFETs With Conventional Architecture," *IEEE Trans. Electron Devices*, vol. 54, pp. 3056-3063, 2007
- [5] Q.Liu, et al., "Impact of Back Bias on Ultra-Thin Body and BOX (UTBB) Devices," Symp. VLSI Tech., pp.160-161, 2011
- [6] K. J. Kuhn, "CMOS Scaling for 22nm Node and Beyond: Device Physics and Technology," 2011 International Symposium on VLSI Technology., Systems and Application (VLSI-TSA), Date:25-27 April 2011
- [7] A. Asenov, and S. Saini, "Suppression of Random Dopant-Induced Threshold Voltage Fluctuations in Sub-0.1-μm MOSFET's with Epitaxial and δ-Doped Channels," *IEEE Trans. Electron Devices*, vol. 46, pp. 1718-1724, 1999
- [8] K. Noda et al., "A 0.1-µm Delta-Doped MOSFET Fabricated with Post-Low-Energy Implanting Selective Epitaxy," *IEEE Trans. Electron Devices*, vol. 45, pp. 809-814, 1998
- [9] A. Hokazono et al., "25-nm Gate Length nMOSFET With Steep Channel Profiles Utilizing Carbon-Doped Silicon Layers," *IEEE Trans. Electron Devices*, vol. 58, pp. 1302-1310, 2011



Fig.1 (a) Cross-sectional TEM picture of DDC transistor, (b) Cross sectional sketch of DDC transistor.





Fig.9 Across-wafer  $V_T$  distributions of (a) pull-down, (b) pass-gate and (c) pull-up. (d) Inter-die  $V_T$  variation as a function of  $V_T$  at  $V_{dd}$ =1.2V.  $V_T$  is defined as  $V_g$  at Ids=3E-6\*W/L[A] for NMOS and 1E-6 for PMOS.



Fig.10 Distribution of  $V_T$  matching for (a) pull-down pairs, (b) pass-gate pairs and (c) pull-up pairs within a wafer. (d) Intra die  $V_T$  variation as a function of  $V_T$  at  $V_{dd}$ =1.2V.  $V_T$  is defined as  $V_g$  at Ids=3E-6\*W/L [A] for NMOS and 1E-6 for PMOS.



Fig.11 Superposed butterfly curves of 65nm-node SRAM cell (0.54  $\mu$ m<sup>2</sup>) on (a) DDC and (b) control.

Fig.12 Distribution of SNM for (a) DDC and (b) control.





Fig.13 Measured (a) mean, (b) sigma, and (c) mean/ $1\sigma$  of SNM.as a function of V<sub>dd</sub>.

Fig.14  $V_{DD\text{-min}}$  of 576K bit SRAM array. Single bit fail is counted as array fail.

Advanced Channel Engineering Achieving Aggressive Reduction of V<sub>T</sub> Variation for Ultra-Low-Power Applications

K.Fujita, Y.Torii, M.Hori, J.Oh, L.Shifren\*, P.Ranade\*, M.Nakagawa, K.Okabe, T.Miyake, K.Ohkoshi, M.Kuramae, T.Mori, T.Tsuruta, S.Thompson\*, T.Ema

> Fujitsu Semiconductor Ltd. \*SuVolta Inc.





## Outline

- Introduction
- Transistor Structure
- Features of Process Flow and Verification
- 65nm 6T-SRAM Evaluation Results
- Summary



## Transistor structure <u>Deeply Depleted Channel ™ (DDC) Transistor</u>



## **Process flow**

**Well Implant** V<sub>T</sub> / Screen Layer Implant **Blanket Si Epi-layer Formation STI Formation Gate Dielectric Formation for HV Gate Dielectric Formation for LV Poly-Si Gate Formation Extension Implant (No Halo) SW Formation S/D** Formation

1

2

3

# TEM of DDC transistor





## **Uniformity of epitaxial silicon**



# **TEM of low-temperature STI**



## W-dependence of $V_{T}$





## **Summary of STI**

- Excellent STI profile
- No anomalous W dependence
- Nice sub-threshold characteristics

## No concern about low temp. STI

## **Breakdown of low-temperature GOX**



## **NBTI of DDC PMOS**





## **Summary of GOX**

- Excellent distribution of breakdown
- Long enough life time for NBTI
- Long enough life time for HCI

## No concern about low temp. GOX

# V<sub>T</sub> distribution of NMOS



# $V_T$ distribution of PMOS



## Summary of across-wafer variation 0.08 Baseline (pull-down) ▲ Baseline (pass-gate) Baseline (pull-up) wafer [V] 90'0 • DDC (pull-down) Baseline ▲ DDC (pass-gate) DDC (pull-up) socioss accoss σVT 0.02 DDC 0.00 -0.8 -0.4 0.4 0 **8.0 V**<sub>T</sub> [V]



# V<sub>T</sub> matching of PMOS



20

## Summary of V<sub>T</sub> matching



Baseline (pull-down)
Baseline (pass-gate)
Baseline (pull-up)
DDC (pull-down)
DDC (pass-gate)
DDC (pull-up)

## **Butterfly curves of 6T-SRAM**



## **SNM distribution**



23



## 



## Summary

- <u>Deeply Depleted Channel (DDC) transistor</u> has been introduced to reduce RDF.
- Process flow of DDC has been established.
- V<sub>T</sub> matching of SRAM has been reduced to less than half by DDC.
- Near to 0.4V operation of SRAM has been achieved.