Skip to main content

Fujitsu

Global

Archived content

NOTE: this is an archived page and the content is likely to be out of date.

Fujitsu Laboratories Develops Power-Saving CMOS Technology for 32nm-Generation and Beyond

Reduces power consumption by 20% with existing fabrication facilities

Fujitsu Laboratories Ltd.

Kawasaki, Japan, December 16, 2008

Fujitsu Laboratories Limited announced today the development of power-saving CMOS technology(1) for logic LSI chips for 32 nanometer- (32nm-) generation and beyond. The new technology enables employment of a specific silicon crystal surface(2), which previously had not been applied in silicon substrates due to the crystal surface's conventionally low performance in the past, by improving its performance. As a result, as a world's first, the technology makes it possible to use current 45nm-generation fabrication facilities to reduce LSI power voltage without lowering operation speed, thereby containing production costs and cutting LSI power consumption during operation by approximately 20 percent (20%). It is anticipated that the technology can be used in a wide range of applications, such as system LSIs for various mobile devices that will need to be increasingly multi-functional, and for microprocessors of which many are running with multiple processing cores.

Details of the technology were presented at the 2008 IEEE International Electron Devices Meeting (IEDM) being held from December 15 to 17 in San Francisco. (Session/Presentation 3.3)

Background

While the functionality of mobile devices and the performance speed of servers continue to advance, rise in power consumption has been an ongoing issue. For power-saving in logic LSIs, one effective measure is reduction of power voltage. However, simply reducing the power voltage will reduce the "on-current(3)" flow through a MOS transistor, causing a drop in operating speed. Thus, there is a need for technology capable of maintaining on-current even when power voltage is lowered. There have been attempts to address this issue through various strain technologies(4), but improvements in strain technologies are considered to have reached their limit with the 45nm-generation for LSIs.

Among the potential technologies for achieving higher on-current for a given voltage in the 32-nm generation and beyond are high-k technology(5) and metal gate technology(6). There is also active research underway on how changes in the crystal plane of substrate surfaces can increase on-current, as electrical characteristics of a substrate surface change depending on which crystal plane of silicon is applied to a substrate surface.

Technological Challenges

Figure 1: Relationship between crystal lattice and crystal plane(green indicates silicon surface)

Larger View (85 KB)

Currently, the surface of silicon substrates is most commonly the high-mobility (001) surface (Figure 1) of an NMOS transistor. However, it is difficult to increase the on-current of a (001) surface using existing 45nm-generation fabrication facilities. As an alternative, (110) surfaces have become the focus of increasing attention as they offer higher mobility than (001) surfaces when used with PMOS transistors; however, (110) surfaces have the problem of lower mobility of NMOS (110) compared to (001) surfaces. Since the combined total of NMOS on-current and PMOS on-current is higher with a (001) surface, the (110) surface had not been used as a substrate. For practical use of a (110) surface in a power-saving logic LSI, the surface would need to entail minimal increases in fabrication costs and maintain an on-current equivalent to that with NMOS on a (001) surface.

Newly Developed Technology

Figure 2: Power-saving CMOS technology for 32nm-generation and beyond

Larger View (161 KB)

As a world's first, Fujitsu Laboratories developed new technology for 32nm-generation LSIs that can be used with existing 45nm-generation fabrication facilities using a (110) silicon substrate to enable increase in PMOS on-current, with no drop in NMOS on-current, in comparison with a (001) surface (Figure 2).

1. Silicon surface-treatment technology

Figure 3: Cross-section of transistor (gate width direction) and relationship with crystal plane

Larger View (122 KB)

Thermal treatment applied prior to forming the gate-insulating layer changes the shape of the boundary between the silicon and the gate-insulating layer. Thermal treatment in the presence of special gases other than those normally used results in the formation of a (111) surface and (331) surface near the isolation region(7) (Figure 3).

NMOS mobility in the (111) and (331) surface was greater than in the (110) surface, and while the center of the gate is still a (110) surface, overall on-current is increased by 10%. At the same time, because of the increase in mobility, PMOS on-current rises by10%.

2. Aluminum (Al) implantation into silicide

Fujitsu Laboratories discovered that implanting aluminum after forming silicide(8) reduces contact resistance(9) between NMOS silicide and silicon. Implanting aluminum into the ultra-shallow silicide region increases NMOS on-current by 20%. Combining this with silicon surface-treatment technology makes it possible to use a (110) silicon substrate to achieve NMOS on-current levels equivalent to those on a (001) surface.

However, it was found that PMOS contact resistance increases with the implantation of aluminum, causing a drop in PMOS on-current. Therefore, a process is added in which aluminum is selectively implanted into NMOS regions, thereby avoiding the problem of reducing PMOS on-current.

Results

Figure 4: Benefits of Fujitsu Laboratories' new power-saving CMOS technology

Larger View (122 KB)

By applying this new technology to prototype chips made using (110) surface silicon substrate, compared to conventional (001) surface silicon substrate, Fujitsu Laboratories was able to increase PMOS on-current by 40% while maintaining NMOS on-current (Figure 4). This indicates that power voltage can be reduced by 10% without lowering operating speed, thus enabling a cut in power consumption of approximately 20%.

NMOS mobility in the (111) and (331) surface was greater than in the (110) surface, and while the center of the gate is still a (110) surface, overall on-current is increased by 10%. At the same time, because of the increase in mobility, PMOS on-current rises by10%.

Deploying this technology in existing 45nm-generation fabrication processes would require only two additional processes: thermal treatment and ion implantation. Furthermore, adopting this technology for 32nm-generation fabrication processes would result in a cost increase of just 1%, excluding wafer costs.

Future Developments

Practical circuit evaluations are underway in order to apply this new technology to a wide range of applications, such as for system LSIs for various mobile devices that will require increasingly higher multi-functionality for the 32nm-generation and beyond, and for microprocessors which are increasingly using multiple processing cores.


For more information:


  • [1] CMOS technology

    CMOS stands for complementary metal-oxide semiconductor. CMOS technology involves production in which negative-channel metal-oxide semiconductor (NMOS) transistors - which use electrons to carry a charge, and positive-channel metal-oxide semiconductor (PMOS) transistors – which employ "holes" that are sections lacking from electrons, are mixed on a silicon substrate. In order to increase the operating speed of CMOS circuits, the operating speed performance of both NMOS and PMOS transistors must be increased.

  • [2] Crystal surface

    Refers to the orientation of the atomic arrangement of a crystal. Because crystals such as silicon are cubic, the orientation of each surface is expressed utilizing the x, y, and z axis. For silicon, past research has primarily been conducted on the physical properties of the (001), (110), and (111) surfaces.

  • [3] On-current

    Current flowing through a transistor when it is on. By increasing mobility through the channel (below the gate), increasing the number of electrons (or "holes"), and reducing the parasitic resistance, on-current can be increased. The greater the on-current, the faster the operation.

  • [4] Strain technology

    Technology for increasing mobility, by adding strain (stress) to the transistor.

  • [5] High-k technology

    Technology that employs materials featuring higher dielectric constants than silicon dioxide, to increase channel electrons (or "holes") in gate-insulating layers.

  • [6] Metal gate technology

    Technology that incorporates metal to suppress the spread of the depletion layer appearing at the boundary with the gate insulating layer - an issue that is prevalent when typical polysilicon is used, and to increase channel electrons (or "holes").

  • [7] Isolation region

    A region in which individual transistors are electrically isolated.

  • [8] Silicide

    A compound substance made of silicon and high-melting metal. Used widely in logic LSIs to reduce parasitic resistance.

  • [9] Contact resistance

    This refers to contact resistance between silicon and silicide. Current transistors employ reduction of contact resistance, in order to lower parasitic resistance and to improve on-current.

About Fujitsu Laboratories

Founded in 1968 as a wholly owned subsidiary of Fujitsu Limited, Fujitsu Laboratories Limited is one of the premier research centers in the world. With a global network of laboratories in Japan, China, the United States and Europe, the organization conducts a wide range of basic and applied research in the areas of Multimedia, Personal Systems, Networks, Peripherals, Advanced Materials and Electronic Devices. For more information, please see:http://jp.fujitsu.com/group/labs/en/

Press Contacts

Public and Investor Relations Division
Inquiries

Company:Fujitsu Limited

Technical Contacts

R&D Strategy and Planning Office

Phone: Phone: +81(44)754-2614
E-mail: E-mail: silicon-ask@ml.labs.fujitsu.com
Company:Fujitsu Laboratories Limited


Company and product names referenced herein are trademarks or registered trademarks of their respective owners. Information provided in this press release is accurate at time of publication and is subject to change without advance notice.

Date: 16 December, 2008
City: Kawasaki, Japan
Company: Fujitsu Laboratories Ltd., , , , ,